"Tech Solutions - one byte at a time!"
DigiBytes.com is the digital library of solutions for business and technology professionals.

Login Register Login
For Admins

DDR4 Board Design and Signal Integrity Verification Challenges

White Paper Published By: Mentor Graphics
Mentor Graphics
Published:  Jan 29, 2015
Type:  White Paper
Length:  18 pages

Besides faster data rates, the new DDR4 standard incorporates additional changes from prior DDR technologies which impact the board design engineer. New factors in DDR4 such as an asymmetric termination scheme, data bus inversion and signal validation using eye masks require new methods of validating designs through simulation.

This paper investigates the effects of DDR4ís Pseudo Open Drain (POD) driver on data bus signaling and describes methodologies for dynamically calculating the DRAMís internal VrefDQ level required for data eye analysis, methodologies for generating and verifying the data eye as well as ways of incorporating write leveling and calibration into the simulation.

Additionally, evaluation of Simultaneous Switching Noise (SSN) by
incorporation of power integrity effects into the signal integrity analysis is also critical to board design and timing closure and will be elaborated with examples.



Tags : 
mentor graphics, digital signal, board design, power integrity, fibre channel, server hardware, power and cooling, design and facilities

Browse Technology Topics

    
    
    
    
    
    
Modern Analyst Media Modern Analyst Media
Modern Analyst Requirements Modern Analyst Media Modern Analyst DigiBytes
Copyright 2009-2014 by Modern Analyst Media LLC Home  |  Featured Bytes  |  Popular Bytes  |  All Topics  |  Vendor Directory